Low Power High Speed Sense Amplifier for CMOS SRAM (Paperback)


One of the major issues in the design of SRAMs is the memory access time (or speed of read operation). For having high performance SRAMs, it is essential to take care of the read speed both in the cell-level design and in the design of a clever sense amplifier. Sense amplifiers are one of the most critical circuits in the organization of CMOS memories. Their performance strongly influences both memory access time and overall memory power consumption. High density memories commonly come with increased bit line parasitic capacitance. These large capacitance slow down voltage sensing and makes bit line voltage swings energy-consuming, which result in slower more power hungry memories. Need for larger memory capacity, higher speed, and lower power dissipation.In this work, design of low power high speed sense amplifier for CMOS SRAMs has been done. It has to sense the lowest possible signal swing from the SRAMs bit lines and its response time should be very fast while keeping the power consumption within a tolerable limit. This sense amplifier will be based on latest architectures available in literature and my focus will be to improve the power consumption and response time.

R1,250

Or split into 4x interest-free payments of 25% on orders over R50
Learn more

Discovery Miles12500
Mobicred@R117pm x 12* Mobicred Info
Free Delivery
Delivery AdviceShips in 10 - 15 working days


Toggle WishListAdd to wish list
Review this Item

Product Description

One of the major issues in the design of SRAMs is the memory access time (or speed of read operation). For having high performance SRAMs, it is essential to take care of the read speed both in the cell-level design and in the design of a clever sense amplifier. Sense amplifiers are one of the most critical circuits in the organization of CMOS memories. Their performance strongly influences both memory access time and overall memory power consumption. High density memories commonly come with increased bit line parasitic capacitance. These large capacitance slow down voltage sensing and makes bit line voltage swings energy-consuming, which result in slower more power hungry memories. Need for larger memory capacity, higher speed, and lower power dissipation.In this work, design of low power high speed sense amplifier for CMOS SRAMs has been done. It has to sense the lowest possible signal swing from the SRAMs bit lines and its response time should be very fast while keeping the power consumption within a tolerable limit. This sense amplifier will be based on latest architectures available in literature and my focus will be to improve the power consumption and response time.

Customer Reviews

No reviews or ratings yet - be the first to create one!

Product Details

General

Imprint

Lap Lambert Academic Publishing

Country of origin

United States

Release date

September 2012

Availability

Expected to ship within 10 - 15 working days

First published

September 2012

Authors

Dimensions

229 x 152 x 4mm (L x W x T)

Format

Paperback - Trade

Pages

64

ISBN-13

978-3-659-24298-4

Barcode

9783659242984

Categories

LSN

3-659-24298-5



Trending On Loot