Monotonic Static CMOS (Paperback)


As CMOS technologies continue to scale well into sub-100nm, there are a number of effects that might change the tradeoffs involved in logic circuit implementation. If gate oxide thicknesses continue to shrink in the absence of other modifications, gate leakage currents will become more significant than subthreshold leakage. This would exacerbate the growing problem of energy consumption, significantly increasing static power. In addition, gate leakage currents would have a negative impact on noise margins. This could very well have an impact on the tradeoffs between various choices of logic gate implementations. In this thesis, I explore the performance of monotonic static logic circuits in this environment and their applications in high performance low power VLSI circuits. The main goal of this thesis is to provide a set of data to show the usefulness of MS-CMOS logic family in sub-100nm CMOS technologies. It is further intended to show that MS-CMOS can be used along with static CMOS to achieve a wider range of tradeoffs in VLSI circuits.

R1,546

Or split into 4x interest-free payments of 25% on orders over R50
Learn more

Discovery Miles15460
Mobicred@R145pm x 12* Mobicred Info
Free Delivery
Delivery AdviceShips in 10 - 15 working days


Toggle WishListAdd to wish list
Review this Item

Product Description

As CMOS technologies continue to scale well into sub-100nm, there are a number of effects that might change the tradeoffs involved in logic circuit implementation. If gate oxide thicknesses continue to shrink in the absence of other modifications, gate leakage currents will become more significant than subthreshold leakage. This would exacerbate the growing problem of energy consumption, significantly increasing static power. In addition, gate leakage currents would have a negative impact on noise margins. This could very well have an impact on the tradeoffs between various choices of logic gate implementations. In this thesis, I explore the performance of monotonic static logic circuits in this environment and their applications in high performance low power VLSI circuits. The main goal of this thesis is to provide a set of data to show the usefulness of MS-CMOS logic family in sub-100nm CMOS technologies. It is further intended to show that MS-CMOS can be used along with static CMOS to achieve a wider range of tradeoffs in VLSI circuits.

Customer Reviews

No reviews or ratings yet - be the first to create one!

Product Details

General

Imprint

VDM Verlag

Country of origin

Germany

Release date

February 2009

Availability

Expected to ship within 10 - 15 working days

First published

February 2009

Authors

Dimensions

229 x 152 x 8mm (L x W x T)

Format

Paperback - Trade

Pages

132

ISBN-13

978-3-8364-7180-0

Barcode

9783836471800

Categories

LSN

3-8364-7180-9



Trending On Loot